Utilize este identificador para referenciar este registo:
https://hdl.handle.net/1822/15712
Título: | A FPGA based C runtime hardware accelerator |
Autor(es): | Garcia, Paulo Salgado, Filipe Cardoso, Paulo Francisco da Silva Cabral, Jorge Tavares, Adriano Ekpanyapong, M. |
Palavras-chave: | Hardware runtime acceleration FPGA based RISC processor |
Data: | Jul-2011 |
Editora: | IEEE |
Revista: | IEEE International Conference on Industrial Informatics (INDIN) |
Resumo(s): | As the complexity of embedded systems, as well as the range of applications, grows, the demand for low power high-performance systems also increases. Solutions to address these issues have been presented in the literature, addressing techniques to increase performance by replacing software features, namely RTOS primitives, by hardware implementations. This paper presents an acceleration technique at a lower level: the runtime environment. Hardwiring part of a programming language’s runtime environment decreases the required time to perform a task, offering acceleration at a low-level, transparent to higher-level layers. The developed technique was implemented on a FPGA based RISC processor; experimental results showed a decrease in the time required to perform a given task of up to 16%. |
Tipo: | Artigo em ata de conferência |
URI: | https://hdl.handle.net/1822/15712 |
ISBN: | 978-1-4577-0435-2 |
DOI: | 10.1109/INDIN.2011.6034996 |
ISSN: | 1935-4576 |
Versão da editora: | http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=6034996 |
Arbitragem científica: | yes |
Acesso: | Acesso restrito UMinho |
Aparece nas coleções: |
Ficheiros deste registo:
Ficheiro | Descrição | Tamanho | Formato | |
---|---|---|---|---|
A FPGA based C runtime hardware accelerator.pdf Acesso restrito! | 720,68 kB | Adobe PDF | Ver/Abrir |